# A Topology of Non-Isolated Soft Switched DC-DC Converter for Renewable Energy Applications 

N. Bagheri ${ }^{*, 1}$, B. Tousi ${ }^{1}$, and S.M. Alilou ${ }^{2}$<br>${ }^{1}$ Faculty of Electrical and Computer Engineering, Urmia University, Urmia, Iran.<br>${ }^{2}$ Faculty of Electrical and Computer Engineering, University of Tabriz, Tabriz, Iran.


#### Abstract

This research offers a high step-up DC-DC converter using a two- winding coupled inductor and voltage multiplier circuit (VMC) including diodes and capacitors for renewable energy (RE) usages such as photovoltaic (PV) and fuel cell ( $F C$ ). The advantages of this converter are: 1) High voltage gain with small duty cycle of the switch, 2) low voltage stress across switch/diodes, 3) Low number of components, 4) Lower volume and cost, 5) simple structure with only one power switch, 6) small current ripple of the input, 7) zero voltage and current (ZVS and ZCS) of the diodes, 8) improved efficiency, and 9) common grounding of the input and output. Due to the coupled inductor usage, the voltage gain is more flexible, and it can be enhanced by adjusting two different parameters: the turns ratio ( $N$ ) of the coupled inductor and the duty cycle ( $D$ ) of the switch. Furthermore, the voltage stresses of the semiconductors are decreased by increasing $N . V M C$ is the other element for the power switchs voltage stress reduction. The suggested topology could be an appropriate option for RE usage because of the small current ripple of the input and modified efficiency.


Keywords-Renewable energy, DC-DC converter, high step-up, non-isolated, coupled inductor, soft switching.

|  | NOMENCLATURE |
| :--- | :--- |
|  |  |
| $C_{1}$ | VMC capacitor |
| $C_{2}$ | VMC capacitor |
| $C_{3}$ | VMC capacitor |
| $C_{o}$ | Output capacitor |
| $D_{1}$ | VMC diode |
| $D_{2}$ | VMC diode |
| $D_{o}$ | Output diode |
| $I_{o}$ | The current of output port |
| $L_{k}$ | Leakage inductance |
| $L_{m}$ | Magnetizing inductance |
| $L_{i n}$ | Input inductor |
| $P_{o u t}$ | Load power |
| $R_{o}$ | The load of output port |
| $V_{C}$ | The capacitor voltage |
| $V_{D}$ | Current of low voltage port |
| $V_{o}$ | The voltage of output port |
| $V_{s}$ | The voltage of switch |
| $V_{F \text { orward }}$ Forward voltage of diodes |  |
| $V_{\text {Lin }}$ | The voltage of inductor $L_{i n}$ |
| $V_{L m}$ | The voltage of inductor $L_{m}$ |
| $V_{\text {high }}$ | Voltage of high voltage port |
| $\Delta P$ | Total loss of proposed converter |
| $\Delta P^{\text {Conduction }}$ Conduction loss of switches |  |
| $\Delta P^{S w i t c h i n g}$ Switching loss of switch |  |
| $i_{C}$ | The capacitor current |
| $i_{D}$ | Current of diode |

[^0]| $i_{S}$ | The switchs current |
| :--- | :--- |
| $i_{L i n}$ | The inductor $L_{\text {in }}$ current |
| $i_{L m}$ | The inductor $L_{m}$ current |
| $r_{D S-o n}$ | On-state resistance of switch |
| $t_{r}$ | Rise time |
| $f_{s}$ | Switching frequency <br> $t_{f}$ |
| Fall time |  |
| D | Duty cycle |
| ESR | Equivalent series resistance |
| N | Turns ratio number |
| RMS | Root mean square |
| S | Power switch |

## 1. INTRODUCTION

Renewable energy (RE) resources have provided new perspectives for science and industry [1, 2]. The increase in air pollution and global warming as well as the reduction of fuel cell resources, have led humanity to use green energies, such as wind energy, PV, etc. The use of power electronics has been essentially applicable to using these types of energy resources. PV systems are vital sources that have been used extensively in recent years [3]. PVs have solved various obstacles such as climate change, global warming, air pollution, and other related environmental concerns [4]. RE technologies are identified as the most desirable alternative to fossil fuels. PV and FC are the two primary RE sources [5]. Nonetheless, the voltage of RE sources is extremely low and variable and cannot be connected to the load. Consequently, the high step-up converters should be utilized to enhance the DC voltage of these sources [6]. Due to static voltage gain and simple structure, the conventional high-gain DC-DC topology could be a suitable option. This topology can be used to produce high voltage gain with a high-duty cycle [7].

Despite this, this topology includes drawbacks like electromagnetic interference (EMI) problems, diode reverse-recovery problems, and high-power losses [8]. Also, it suffers from high peak voltages across the semiconductors. Therefore, high-rated semiconductors are needed, which intensifies the switching losses [9]. Additionally, the maximum gain of this converter is five [10]. The quadratic boost structure is another option, which uses only one switch. The output voltage of this topology has a quadratic relation with the output voltage of the traditional boost structure. The normalized peak voltage of its switch is equal to one [11, 12]. Therefore, a high-voltage power switch should be selected. The coupled inductor-based topologies are suitable alternatives for obtaining a high output voltage by modifying the turns ratio [13, 14]. Nevertheless, the leakage inductance of the coupled inductor tends to high voltage spike on the power switch and a higher loss. The switched-capacitor (SC) method can be utilized for obtaining high output voltage. But, in such structures, various power switches are applied. Some benefits of these topologies are high voltage gain, a small input current ripple, and reduced peak voltage across the switch. Using the switched-inductor /capacitor/ active network, a high voltage gain DC-DC converter is suggested in [15]. This topology has two high losses MOSFETs. Also, it presents a high voltage gain with reduced peak voltages. In [16], a non-isolated structure based on VMC is presented. The benefits of this structure are high voltage gain, reduced voltage stresses of the semiconductors, high efficiency, and small input current ripple. In [17], a boost topology is recommended. This structure uses one power switch. In [18], a buck-boost structure with three switches is suggested. The voltage stress of the switch is equal to the output voltage. So, it isnt suitable for high-voltage usage. The other disadvantages of this converter are high losses. In [19], a buck-boost topology consisting of K-Y and traditional step-down topology with two power MOSFET is suggested. It also has high power losses and low efficiency. In [20], a high-voltage multi-phase non-isolated topology is recommended. This converter benefits from low voltage stress and reduced losses. In [21], a high voltage gain non-isolated topology with two power switches is suggested. This topology uses the switched-inductor and switched-capacitor. In [22], based on the Cockcroft-Walton VM, a high-voltage gain converter is recommended which employs two high-rated power switches and diodes. A coupled-inductor-based ultra-step-up DC-DC converter using the interleaved technique and having soft-switching capability is introduced in [23]. This structure utilizes a larger number of components and it does not share a common ground between the input and output ports. The converter based on a coupled-inductor and voltage multiplier cell is given in [24] in which the voltage gain is not considerable. Another high voltage gain DC-DC converter is presented in [25] which utilizes high component counts especially the passive elements. This case leads to an increase in the volume and size of the converter.

In this article, a non-isolated DC-DC converter is proposed for RE usages such as PV and FC by utilizing a coupled inductor and VMC. The voltage gain of this topology is flexible and it can be enhanced by adjusting the coupled inductor turns ratio (N). On the other hand, the voltage stress of the switch is reduced by increasing N . The significant advantages of the suggested converter are as follows:

1- High voltage gain, 2- Reduced peak voltage on semiconductors, 3- Input current with small ripple, 4- Soft switching including ZVS and ZCS, 5- High efficiency, 6- Low components count, and 7- common grounding of the input and output. To show the enactment of the suggested structure, the steady-state, operational modes, and efficiency study, along with a comparison assessment with further works are provided. Also, a laboratory scale of the converter is built to verify the reality of the mathematical examination. The remainder of the paper is arranged as follows:

Section 2) Recommended converters topology and operation modes, Section 3) Steady-state study, Section 4) Design of the
capacitors and inductors, Section 5) Coupled inductor design, Section 6) Efficiency investigation, Section 7) Comparison with other similar topologies, Section 8) Experimental results, Section 9) Conclusion.

## 2. RECOMMENDED CONVERTERS STRUCTURE AND OPERATIONAL MODES

The schematic of the presented topology is demonstrated in Fig. 1. One MOSFET ( S ), three power diodes ( $D_{1}, D_{2}$, and $D_{o}$ ), four capacitors ( $C_{1} \sim C_{0}$ ), and two magnetic cores ( $L_{i n}$ and coupled inductor) are included in this converter. The used coupled inductor consists of two winding ( $n_{1}$ and $n_{2}$ ). Also, the coupled inductor is modeled as an ideal transformer with a turns ratio equal to $\mathrm{N}=n_{2} / n_{1}$, magnetizing $\left(L_{m}\right)$, and leakage $\left(L_{k}\right)$ inductances. Due to the series connection of $L_{i n}$ with input voltage $V_{i n}$, the input current ripple is low which is proper for RE usage. Diode $D_{1}$ and capacitor $C_{1}$ form the passive voltage clamp and decrease the peak voltage of $S . D_{2}$ is the regenerative diode, $C_{1}$ and $C_{3}$ are the voltage multiplier capacitors, $D_{o}$ and $C_{o}$, and $R_{o}$ are the output diode, capacitor, and load resistance, respectively. $S_{o}$, the presented converter has 10 components. The voltage and current waveforms are pictured in Fig. 2. There are three modes in each period ( $T_{s}=1 / f_{s}$ ). One mode occurs in the ON-state of $S$ and two modes are related to the OFF-state of $S$. In the rest of this section, the operation modes are analyzed.


Fig. 1. The schematic of the suggested topology.
Mode 1: At the start of this mode, $S$ is turned ON by applying the gate PWM pulse. $L_{i n}$ and the primary side of the coupled inductor are charged by $V_{i n}$. Thus, $i_{L i n}$ and $i_{L m}$ are increased linearly. $D_{1}$ and $D_{o}$ are reverse biased and only $D_{2}$ is directly biased. It is noticeable that, at $t=t_{0}, D_{2}$ is turned ON at the ZVS situation. $C_{2}$ is charged by the coupled inductor secondary winding and $D_{3}$ by diode $D_{2}$. Capacitor $C_{o}$ is discharged to $C_{1}$ and $R_{o}$. The equivalent circuit of this mode is illustrated in Fig. 3 -(a). The following relations are obtained in mode 1 :

$$
\begin{gather*}
V_{L_{i n}}+V_{L_{m}}+V_{L_{k}}=V_{i n}  \tag{1}\\
V_{o}=V_{i n}+V_{C_{1}}-V_{L_{i n}}  \tag{2}\\
i_{L_{k}}=i_{C_{1}}+i_{i n}  \tag{3}\\
i_{S}=i_{L_{k}}+i_{C_{2}} \tag{4}
\end{gather*}
$$

$$
\begin{equation*}
i_{C_{3}}=-i_{D_{2}}=-i_{C_{2}} \tag{5}
\end{equation*}
$$

$$
\begin{equation*}
i_{C_{o}}=-\left(i_{o}+i_{C_{1}}\right) . \tag{6}
\end{equation*}
$$

Mode 2: At $t=t_{1}, S$ is turned OFF. $D_{1}$ and $D_{o}$ are directly biased and $D_{2}$ is turned OFF. At this time, $D_{o}$ is tuned ON at ZVS situation. $L_{i n}$ and $L_{m}$ are demagnetizing and their current is decreased linearly. The energy stored in $C_{2}, C_{1}$, and the secondary side of the coupled inductor is completely transmitted to $R_{o}$. Also, $C_{3}$ is charged by the primary side of the coupled inductor. This mode finishes when $D_{1}$ is reverse-biased in the ZCS situation. Because of the ZCS turning OFF, the reverse recovery of $D_{1}$ is diminished. The schematic circuit of mode 2 is illustrated in Fig. 3-(b). Relations (7)-(11) are determined in this mode:

$$
\begin{gather*}
V_{L_{i n}}+V_{L_{m}}+V_{L_{k}}=V_{i n}-V_{C_{3}}  \tag{7}\\
V_{o}=V_{C_{3}}+V_{C_{2}}-V_{n_{2}},  \tag{8}\\
i_{i n}=i_{L_{k}}-i_{C_{1}}  \tag{9}\\
i_{L_{k}}=i_{D_{1}}-i_{C 2}==i_{C 3}-i_{C 2},  \tag{10}\\
i_{D_{o}}+i_{C_{1}}=i_{o}+i_{C_{o}} . \tag{11}
\end{gather*}
$$



Fig. 2. The main waveforms of the suggested topology.
Mode 3: During this mode, only diode $D_{o}$ is turned ON and the remainder of the switch/diodes are turned OFF. Because in one mode of each $T_{s}$, only one semiconductor is conducted, the conduction loss of the presented converter is reduced and the efficiency is improved. The currents of $L_{i n}$ and $L_{m}$ are still decreased. Thus, according to the transformer currents low, the current of the secondary side of the coupled inductor is increased. Additionally, capacitors $C_{1}$ and $C_{2}$ are discharged. However, $C_{o}$ is charged and the current of $C_{3}$ is constant. The configuration of this mode is shown in Fig. 3-(c), and the subsequent equation is acquired:

$$
\begin{equation*}
i_{C_{2}}=-i_{L_{k}}=-i_{D_{o}} . \tag{12}
\end{equation*}
$$



Fig. 3. The equivalent circuit of the proposed converter in each mode, (a) Mode 1, (b) Mode 2, and (c) Mode 3.

## 3. STEADY-STATE STUDY

This part introduces the steady-state investigation of the presented topology. In this regard, the voltage gain, voltage, and current calculation. The following hypotheses are used for the simplification of the analysis:

1) Entire semiconductor elements are ideal and lossless,
2) $V_{i n}$ and the voltage of all capacitors are steady and invariable,
3) The leakage inductance $\left(L_{k}\right)$ of the coupled inductor is ignored.

### 3.1. Voltage gain (M)

Using the volt-second balance law for $L_{i n}$ and $L_{m}$, the following equations for capacitor voltages can be expressed:

$$
\begin{equation*}
V_{C_{3}}=\frac{1}{1-D} V_{i n} \tag{13}
\end{equation*}
$$

Considering the circuit of mode $1, V_{C 2}$ is obtained:

$$
\begin{align*}
& V_{C_{2}}=N V_{i n}+V_{C_{3}}= \\
& \frac{(1-D) N+1}{1-D} V_{i n} . \tag{14}
\end{align*}
$$

Also, $V_{C 1}$ is calculated as follows:

$$
\begin{align*}
& V_{C_{1}}=V_{C_{2}}-(1+N) V_{L_{m}}= \\
& V_{C_{2}}+\frac{(1+N) D}{1-D} V_{i n}=\frac{D+N+1}{1-D} V_{i n} . \tag{15}
\end{align*}
$$

Finally, the output voltage and voltage gain (M) are achieved versus input voltage, duty cycle, and turns ratio as Eq. (16):

$$
\begin{align*}
& V_{o}=V_{C_{1}}+V_{i n}=\frac{N+2}{1-D} V_{i n}  \tag{16}\\
& \quad \Rightarrow \quad M=\frac{V_{o}}{V_{i n}}=\frac{N+2}{1-D} .
\end{align*}
$$

### 3.2. Voltage stress

The blocking voltage of diode $D_{1}$ can be calculated at mode 1 during its OFF state:

$$
\begin{equation*}
V_{D_{1}}=V_{C_{3}}=\frac{1}{1-D} V_{i n} \quad \Rightarrow \quad \frac{V_{D_{1}}}{V_{o}}=\frac{1}{N+2} . \tag{17}
\end{equation*}
$$

The peak voltages of $D_{2}$ and $D_{o}$ are achieved as:

$$
\begin{gather*}
V_{L_{i n}}+V_{L_{m}}+V_{L_{k}}=V_{i n}  \tag{18}\\
V_{D_{2}}=-V_{C_{3}}+V_{o}=\frac{N+1}{1-D} V_{i n} \Rightarrow \frac{V_{D_{2}}}{V_{o}}=\frac{N+1}{N+2} . \tag{19}
\end{gather*}
$$

According to Eqs. (18) and (19), the peak voltages of $D_{2}$ and $D_{o}$ are equal. The maximum peak voltage on switch $S$ is obtained at mode 2 , which is equal to $V_{D 1}$ :

$$
\begin{align*}
& V_{S W}=V_{D_{1}}=V_{C_{3}}=\frac{1}{1-D} V_{i n}  \tag{20}\\
& \quad \Rightarrow \quad \frac{V_{S W}}{V_{o}}=\frac{1}{N+2} .
\end{align*}
$$

Figs. 4-(a) and 4-(b) depict the voltage gain (M) and voltage stresses versus $D$ and $N$. The voltage gain is improved with rising $D$ and $N$. Hence, the voltage gain can be modified by two independent parameters. The normalized peak voltage of $S$ and $D_{1}$ is reduced by increasing $N$.

### 3.3. Current stress

The currents of the used components are determined according to the equations of section 2 . The diodes' average current is identical to $I_{o}$.

$$
\begin{gather*}
I_{D_{1}}=I_{D_{2}}=I_{D_{3}}=I_{D_{o}}=I_{o},  \tag{21}\\
i_{D_{1}}=\frac{(2 N+1) I_{o}}{1-D},  \tag{22}\\
i_{D_{2}}=\frac{I_{o}}{D}  \tag{23}\\
i_{D_{o}}=\frac{I_{o}}{1-D} . \tag{24}
\end{gather*}
$$

Considering Fig. 1, the average current of the input port and magnetizing current are equal:

$$
\begin{equation*}
I_{L_{m}}=I_{i n}=\frac{N+2}{1-D} I_{o} . \tag{25}
\end{equation*}
$$

The average current of $S$ is as Eq. (26):

$$
\begin{equation*}
I_{S W}=\left(\frac{N+2}{1-D}-1\right) I_{o}=\frac{N+D+1}{1-D} I_{o} . \tag{26}
\end{equation*}
$$



Fig. 4. The voltage gain ( $M$ ) and voltages stress study, (a) $M$ in terms of $D$ and $N$, (b) Voltage stresses in terms of $N$ and $\mathrm{D}=0.6$.

Hence, the peak current of the switch is achieved as:

$$
\begin{equation*}
i_{S W}=\frac{1+D+N}{(1-D) D} I_{o} \tag{27}
\end{equation*}
$$

The root mean square (RMS) currents of the elements are calculated for efficiency study, which are presented as follows:

$$
\begin{gather*}
I_{n_{1}}^{R M S}=\sqrt{\frac{D(N+1)^{2}+(1-D)}{(1-D)^{2}}} I_{o},  \tag{28}\\
I_{n_{2}}^{R M S}=\sqrt{\frac{1}{D(1-D)}} I_{o},  \tag{29}\\
I_{D_{1}}^{R M S}=\frac{2 N+1}{\sqrt{1-D}} I_{o},  \tag{30}\\
I_{D_{2}}^{R M S}=\frac{1}{\sqrt{D}} I_{o},  \tag{31}\\
I_{D_{o}}^{R M S}=\frac{1}{\sqrt{1-D}} I_{o},  \tag{32}\\
I_{S W}^{R M S}=\frac{N+D+1}{\sqrt{D}(1-D)} I_{o},  \tag{33}\\
I_{C_{1}}^{R M S}=\frac{\sqrt{N^{2} D+(1+N)^{2}(1-D)}}{(1-D)} I_{o},  \tag{34}\\
I_{C_{2}}^{R M S}=I_{n_{2}}^{R M S}=\sqrt{\frac{1}{D(1-D)}} I_{o}, \tag{35}
\end{gather*}
$$

$$
\begin{gather*}
I_{C_{3}}^{R M S}=\sqrt{\frac{(1-D)+(2 N+1)^{2} D}{D(1-D)}} I_{o},  \tag{36}\\
I_{C_{o}}^{R M S}=\frac{\sqrt{(1-D+N)^{2} D+(N-1+D)^{2}(1-D)}}{(1-D)} I_{o} . \tag{37}
\end{gather*}
$$

## 4. DESIGN OF THE CAPACITORS AND INDUCTORS

Section 4 presents the design procedure of the used capacitors and inductors. For this work, the obtained voltages and currents of $C_{1}, C_{2}, C_{3}, C_{o}, L_{i n}$, and $L_{m}$ are used.

### 4.1. Capacitors

The voltage and current of a capacitor can be expressed versus each other as Eq. (38):

$$
\begin{equation*}
i_{C}=C \frac{d V_{C}}{d t} \tag{38}
\end{equation*}
$$

Using Eq. (38) and considering Eq. (39), the minimum value of each capacitor can be determined:

$$
\begin{equation*}
\Delta V_{C} \geq 2 \% V_{C} \tag{39}
\end{equation*}
$$

According to Eqs. (40)-(43), the minimum value of the capacitors is a function of $D, f_{s}, N$, and output load $\left(R_{o}=V_{o} / I_{o}\right)$. By increasing of $f_{s}$ and $R_{o}$, the values of the capacitors are reduced and as a result, the cost and volume of these elements are decreased.


Fig. 5. Voltage gain (M) comparison for $\mathrm{N}=2$.

$$
\begin{gather*}
C_{1} \geq \frac{D(N+2) I_{o}}{2 \% f_{s}(D+N+1)(1-D) V_{o}},  \tag{40}\\
C_{2} \geq \frac{(N+2) I_{o}}{2 \% f_{s}(1+N(1-D)) V_{o}},  \tag{41}\\
C_{3} \geq \frac{D(2 N+1)(N+2) I_{o}}{2 \% f_{s}(1-D) V_{o}},  \tag{42}\\
C_{o} \geq \frac{D(N+D-1) I_{o}}{2 \% f_{s}(1-D) V_{o}} . \tag{43}
\end{gather*}
$$



Fig. 6. Peak voltage comparison, (a) Normalized peak voltage stress of switches $\left(V_{S W} / V_{o}\right)$, (b) Normalized peak voltage of diodes $\left(V_{D} / V_{o}\right)$ for $\mathrm{D}=0.6$.

### 4.2. Inductors

The relationship between the current and voltage of an inductor can be expressed as Eq. (44):

$$
\begin{equation*}
V_{L}=L \frac{d i_{L}}{d t} \tag{44}
\end{equation*}
$$

Using Eqs. (44) and (45), the minimum value of $L_{i n}$ and $L_{m}$ can be assumed as:

$$
\begin{equation*}
\Delta i_{L} \geq 20 \% I_{L} \tag{45}
\end{equation*}
$$

The minimum values of the used inductors are obtained as Eqs. (46) and (47):

$$
\begin{equation*}
L_{i n}=\frac{V_{i n} D}{f_{s} \Delta i_{L_{i n}}} \tag{46}
\end{equation*}
$$

$$
\begin{equation*}
L_{m} \geq \frac{V_{i n} D}{20 \% f_{s} I_{L_{m}}}=\frac{D(1-D)^{2} V_{o}}{20 \% f_{s}(N+2)^{2} I_{o}} . \tag{47}
\end{equation*}
$$

Considering equation Eq. (47), it is obvious that the minimum value of $L_{m}$ is increased by increasing the output load.

## 5. EfFICIENCY ANALYSIS

Section 5 presents the efficiency analysis of the suggested structure based on the RMS currents. Eq. (48) is the efficiency relation and it is a function of the input power ( $P_{\text {in }}$ ), output power $\left(P_{\text {out }}\right)$, and total losses $(\Delta P)$.

$$
\begin{equation*}
\eta=\frac{P_{\text {out }}}{P_{\text {in }}}=\frac{P_{\text {out }}}{P_{\text {in }}+\Delta P} \tag{48}
\end{equation*}
$$

The total loss is presented in Eq. (49). $\Delta P^{\text {Switch }}$ is the total losses of $S, \Delta P^{\text {Diodes }}$ is the total losses of the diodes, $\Delta P^{\text {Inductors }}$ is the magnetic devices' total losses, and $\Delta P^{\text {Capacitors }}$ is the capacitors' total losses.

$$
\begin{align*}
& \Delta P=\Delta P^{\text {Switch }}+\Delta P^{\text {Diodes }}+ \\
& \Delta P^{\text {Inductors }}+\Delta P^{\text {Capacitors }} \tag{49}
\end{align*}
$$

$\Delta P^{\text {Switch }}$ includes switching $\left(\Delta P^{\text {Switching }}\right)$ and conduction ( $\Delta P^{\text {Conduction }}$ ) losses and obtained as Eq. (50):

$$
\begin{align*}
& \Delta P^{\text {Switch }}=\Delta P^{\text {Switching }}+\Delta P^{\text {Conduction }} \\
& =\frac{1}{2} V_{S W} I_{S W} f_{s}\left(t_{\text {rise }}+t_{\text {fall }}\right)+r_{D S}\left(I_{S W}^{R M S}\right)^{2} . \tag{50}
\end{align*}
$$

Where $V_{S W}$ and $I_{S W}$ are the average voltage and current, $I_{S W}^{R M S}$ is the RMS current, $r_{D S}$ is the On-state resistance, and $t_{\text {rise }}$ and $t_{\text {fall }}$ are the power switchs rise and fall times. Also, $\Delta P^{\text {Diodes }}$ includes forward ( $\Delta P^{\text {Forward }}$ ) and conduction ( $\Delta P^{\text {Conduction }}$ ) losses of all diodes are calculated as Eq. (51):

$$
\begin{align*}
& \Delta P^{\text {Diodes }}=\Delta P^{\text {Forward }}+\Delta P^{\text {Conduction }}= \\
& V_{\text {Forward }}\left(I_{D_{1}}+I_{D_{2}}+I_{D_{o}}\right)+  \tag{5}\\
& r_{D 1}\left(I_{D_{1}}^{R M S}\right)^{2}+r_{D 2}\left(I_{D_{2}}^{R M S}\right)^{2}+r_{D o}\left(I_{D_{3}}^{R M S}\right)^{2} .
\end{align*}
$$

Where $V_{\text {Forward }}$ is the forward voltage and $r_{D o}$ is the diode resistance. Finally, the inductors and capacitors losses are expressed based on their ESR and RMS currents as Eqs. (52) and (53), respectively.

$$
\begin{align*}
& \Delta P^{\text {Inductors }}=r_{L_{i n}}\left(I_{L_{i n}}^{R M S}\right)^{2}+r_{n_{1}}\left(I_{n_{1}}^{R M S}\right)^{2}+  \tag{52}\\
& r_{n_{2}}\left(I_{n_{1}}^{R M S}\right)^{2}, \\
& \Delta P^{\text {Capacitors }}=r_{C_{1}}\left(I_{C_{1}}^{R M S}\right)^{2}+r_{C_{2}}\left(I_{C_{2}}^{R M S}\right)^{2}+ \\
& r_{C_{3}}\left(I_{C_{3}}^{R M S}\right)^{2}+r_{C_{o}}\left(I_{C_{o}}^{R M S}\right)^{2} . \tag{53}
\end{align*}
$$

## 6. COUPLED INDUCTOR DESIGN

The coupled inductor design is fully discussed in this section by considering the critical factor in designing the coupled inductor. The related equations for designing the size of the core, turn ratio, and wire size are completely discussed in [26]. The coupled inductor is designed related to the maximum current of magnetizing inductances. Therefore, the magnetizing inductance should be defined. The maximum current of magnetizing inductance current is equal to:

$$
\begin{equation*}
I_{M, \max }=I_{M}+\Delta i_{M} . \tag{54}
\end{equation*}
$$

The root mean square (RMS) of the winding current of the coupled inductor can be obtained as follows:

$$
\begin{equation*}
I_{t o t}=i_{L k 1}+\frac{n_{2}}{n_{1}} i_{L k 2} . \tag{55}
\end{equation*}
$$

In order to design the coupled inductor in detail the following steps are utilized [26]:

- Determine core size $\left(k_{g} \geq \frac{\rho L_{M}{ }^{2} I_{t o t} I_{M . \max }{ }^{2} \times 10^{8}}{B_{m a x}{ }^{2} P_{c u} k_{u}}\right)$
- Determine the air gaps are neglected
- Determine the winding number of the first side of the coupled inductor $\left(n_{1}=\frac{L_{M} I_{M, \max } \times 10^{4}}{B_{\max } A_{c}}\right)$
- Determine the winding number of the second side of the coupled inductor ( $n_{2}=\frac{n_{1}}{2}$ )
- Evaluate fraction of window area allocated each winding $\left(a_{1}=\frac{n_{1} I_{1}}{I_{t o t}}, a_{2}=\frac{n_{2} I_{2}}{n_{1} I_{t o t}}\right)$
- Evaluate the wire size $\left(A_{w 1} \leq \frac{a_{1} k_{g} W_{A}}{n_{1}}, A_{w 2} \leq \frac{a_{2} k_{g} W_{A}}{n_{2}}\right)$

(d)

Fig. 7. The measurement voltage of (a) $V_{c 1}$, (b) $V_{c 2}$, (c) $V_{c 3}$, and (d) $V_{o}$.

It has to be mentioned that in order to design the coupled inductor, the EPCOS B66344 (Ferrite core EE60) model is utilized. The magnetizing inductance ( $L_{m}$ ) is chosen at $200 \mu \mathrm{H}$. For the coupled inductor with $L_{m}=200 \mu \mathrm{H}$, the number of the first side of the coupled inductor winding is 25 turns, and the number of the second side of the coupled inductor winding is 75 turns. Regarding Eq. (22), if we consider the coupling coefficient about 0.98 and $L_{m}=100 \mu \mathrm{H}$ in the experimental result, the leakage inductance ( $L_{k}$ ) can be calculated as follows:

$$
\begin{equation*}
K=\frac{L_{m}}{L_{m}+L_{k}} . \tag{56}
\end{equation*}
$$

By solving Eq. (56), the leakage inductance $\left(L_{k}\right)$ is obtained


(c)

(d)

Fig. 8. The measurement voltages (a) $V_{D 1} \& i_{D 1}$ (b) $V_{D 2} \& i_{D 2}$ (c) $V_{D o} \& i_{D o}$ and (d) input current.
about $2 \mu \mathrm{H}$ Extreme care has been taken in the design of the coupled inductor to have a low leakage inductance.

## 7. COMPARISON SURVEY

The comparison between the presented converter and other similar works are presented in terms of soft switching, input current ripple, efficiency at $P_{o}=200 W$, voltage gain, normalized peak voltage stress across semiconductors ( $V_{S W} / V_{o}$ and $V_{D} / V_{o}$ ), count of used elements like switches, diodes, capacitors, inductors, and coupled inductors are considered. Table 1 gives the summary of this comparison. The converters in [9], [10], [27], and [28] have more switches than the other converters. The structures in [4], [10], and [29] have a lower number of magnetic cores. The number of diodes in [6], [10], and [27-30] are higher than the other converters, and the structures in [1] and [7] used a low

Fig. 9. (a) The measurement voltage and current of S, and (b) the efficiency waveform for different load values.
number of capacitors. Furthermore, the elements count in [27] is seventeen and it is more than the other introduced topologies in Table 1. The voltage gain of the converters is shown in Fig. 5 versus different $D$ and $N$ equal to 2 . The recommended converters voltage conversion ratio is higher for the same value of $N$ and $0.2<D<0.7$. The normalized peak voltage stress across semiconductors is shown in Figs. 6 (a) and (b). According to this figure, the converter in [10] has lower $V_{S W} / V_{o}$ than the recommended topology. However, this converter does not soft switching feature and it suffers from the input current with high ripple. For $N<2$, the proposed converter and [10] have an almost equal $V_{S W} / V_{o}$. For $N>1$, The normalized maximum peak voltage of diodes ( $V_{D} / V_{o}$ ) of the converter in [7], [10], and [28] is lower than the presented topology. However, these topologies have higher input current ripple and lower voltage gain than the proposed converter. Based on this section, the suggested topology has a soft switching feature, low input current ripple, high voltage gain, and higher efficiency, which these benefits make it a proper option for RE applications like PV systems.

## 8. EXPERIMENTAL RESULTS

To confirm the mathematical investigations, the suggested structure has been implemented. The basic specifications of the devices and the main parameter values are exhibited in Table 2. The laboratory waveforms of the suggested topology are depicted in Fig. 7-9. The voltage across $C_{1}, C_{2}$, and $C_{3}$ and also $V-o$ are shown in Figs. 7 (a)7 (d). The voltage of $C_{1}$ is 220 V , which verifies Eq. (15). Figs. 7-(b) and 7-(c) shows $V_{C 2}$ and $V_{C 3}$, respectively which are about 107 V and 50 V , respectively. These obtained values for capacitors $C_{2}$ and $C_{3}$ confirm the relationships (14) and (13). The input voltage $\left(V_{i n}\right)$ is equal to 20 V and enhanced to almost 240 V with low ripple.

The laboratory result of the voltage and current of $D_{1}, D_{2}$, and $D_{o}$ and also the drainsource voltage of the switch (VDS) is depicted in Figs. 8 (a) 8 (d). The voltage of diode $D_{1}$ is 50 V and the current is 12 A . In this figure, it is clear that diode $D_{1}$ is softly switched off and the loss related to the reverse recovery of $D_{1}$ is decreased. Other soft-switching conditions occur when the diode $D_{2}$ is turned on. From Fig. 8-(b), $D_{2}$ is directly biased in the ZVS

Table 1. Summary of the Comparison.

| Structures | Num. components |  |  |  |  | Num. of components | Gain (M) | Max volt. on switches | Max volt. on diodes | Soft Switching | Ripple of $I_{i n}$ | Eff [\%] at 200 W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C | CI | L | D | SW |  |  |  |  |  |  |  |
| [1] | two | one | one | two | one | seven | N/(1-D) | 1/N | 1 | Yes | small | 95.9 |
| [4] | three | one | - | three | one | eight | ( $1+\mathrm{N}$ )/(1-D) | 1/(1+N) | 1 | $\times$ | large | 95.5 |
| [6] | three | one | one | four | one | ten | (1+ND)/(1-D) | $1 /(1+\mathrm{ND})$ | $\mathrm{N} /(1+\mathrm{ND})$ | $\times$ | large | 92.7 |
| [7] | two | one | one | two | one | seven | ( $\mathrm{N}+2-\mathrm{D}) /(1-\mathrm{D})$ | 1/(N+2-D) | ( $\mathrm{ND}+1$ )/(N+2-D) | $\times$ | large | 93.6 |
| [9] | three | one | one | two | two | nine | N/(1-D) | 1/N | 1 | Yes | small | 95.5 |
| [10] | three | one | - | five | two | eleven | $\mathrm{N}(2-\mathrm{D}) /(1-\mathrm{D})$ | 1/((2-D)2N) | 1/(2-D) | $\times$ | large | 92.9 |
| [27] | five | one | one | eight | two | seventeen | $(2+\mathrm{ND}) /(1-\mathrm{D})$ | $1 /(2+\mathrm{ND})$ | $(2+\mathrm{n}(1+\mathrm{D})) /(2+\mathrm{ND})$ | Yes | large | 94.55 |
| [28] | four | two | - | four | two | twelve | $(1+\mathrm{N}+\mathrm{D}) /(1-\mathrm{D})$ | $1 /(1+\mathrm{N}+\mathrm{D})$ | $\mathrm{N} /(1+\mathrm{N}+\mathrm{D})$ | Yes | large | 94.7 |
| [29] | four | one | - | four | one | ten | $(1+2 \mathrm{ND}) /(1-\mathrm{D})$ | 1/(1+2ND) | $(1+\mathrm{N}) /(1+2 \mathrm{ND})$ | Yes | large | - |
| [30] | four | one | one | three | one | ten | ( $2 \mathrm{~N}-1) /((\mathrm{N}-1)(1-\mathrm{D})$ ) | ( $\mathrm{N}-1$ )/(2N-1) | $\mathrm{N} /(2 \mathrm{~N}-1)$ | Yes | small | 95.2 |
| Suggested | four | one | one | three | one | ten | $(2+\mathrm{N}) /(1-\mathrm{D})$ | $1 /(2+\mathrm{N})$ | $(1+\mathrm{N}) /(2+\mathrm{N})$ | Yes | small | 95.45 |

Table 2. The specification of the used elements.

| Element | Specification |
| :---: | :---: |
| Switch | S: IRFP260N, $R_{D S(O N}=0.04 \Omega$ |
| Diodes | D1: MUR2060 |
|  | $D_{2}$ and $D_{o}:$ MUR1560 |
| Capacitors | $C_{1}: 200 \mathrm{~V} / 220 \mu \mathrm{~F}$ |
|  | $C_{2}: 200 \mathrm{~V} / 220 \mu \mathrm{~F}$ |
| Input inductor | $C_{3}: 200 \mathrm{~V} / 220 \mu \mathrm{~F}$ |
|  | $C_{o}: 400 \mathrm{~V} / 470 \mu \mathrm{~F}$ |
| Coupled inductor | $L_{m}=200 \mu \mathrm{H}$ Ferrite core EE60 |
|  | Primary resistance $=70 \mathrm{~m} \Omega$ |
| Parameters | Secondary resistance $=100 \mathrm{~m} \Omega$ |
| $P_{o}$ | Value |
| $V_{i n}$ | 230 W |
| $V_{o}$ | 20 V |
| N | 240 V |
| $f_{s}$ | 3 |
| D | 50 kHz |
|  | 0.6 |



Fig. 10. The experimental prototype.
situation which improves the converter efficiency. The voltage of $D_{2}$ is 190 V and its current is 2.5 A . The voltage and current of $D_{o}$ are depicted in Fig. 8-(c), which are almost 190 V and 4 A. From this figure, it can be seen that $D_{o}$ is directly biased ZVS as $D_{2}$. The input current waveform is demonstrated in Fig. 8-(d). It is clear that the input current ripple is low. $V_{D S}$ of the switch is shown in Fig. 9-(a), which is approximately 50 V. From Fig. 9-(a), the voltage stress of the switch is approximately a quarter of $V_{o}$. considering the experimental results, it can be achieved that the waveforms obtained from the laboratory test confirm the theoretical survey and mathematical calculations.Fig. 9-(b) depicts the experimental power efficiency. This figure is obtained by the parameters $f_{s}=50 \mathrm{kHz}, \mathrm{N}=3$, and $\mathrm{D}=0.6$. At $P_{o}=200 \mathrm{~W}$, the highest efficiency is around $95.45 \%$. Furthermore, the efficiency at output power $=300 \mathrm{~W}$ is around $94.8 \%$.

As a consequence of the technical assessment, steady-state computation, and prototype testing results, the proposed topology can be suitable for RE generation. The experimental prototype of the suggested converter is shown in Fig. 10.

## 9. CONCLUSION

This article offered a novel high-voltage gain topology using a coupled inductor and VMC for RE systems like PV and FC. This structure has a flexible voltage gain and it can be enhanced by adjusting the $N$ and $D$ of the switch. Also, the voltage stress of the power switch is decreased by increasing $N$. Totally, the benefits of the suggested converter are: 1) High voltage gain, 2) Reduced peak voltage of semiconductors, 3) input current with low ripple, 4) Soft switching: ZVS and ZCS, 5) high efficiency, 6) low components count, and 7) common grounding of the input and output. To demonstrate the usefulness of the recommended converter, the operational modes, steady-state, and efficiency study, along with a comparison study are presented. Finally, an experimental prototype with $95.2 \%$ efficiency in $P_{o}=230 \mathrm{~W}, V_{i n}=20 \mathrm{~V}$, and $V_{o}=240$ V is built.

## Conflicts of Interest

The authors declare that they have no conflicts of interest.

## References

[1] M. Kim and S. Choi, "A fully soft-switched single switch isolated dc-dc converter," IEEE Trans. Power Electron., vol. 30, no. 9, pp. 4883-4890, 2014.
[2] S. M. Hashemzadeh, S. H. Hosseini, E. Babaei, and M. Sabahi, "Design and modelling of a new three winding coupled inductor based high step-up dc-dc converter for renewable energy applications," IET Power Electron., vol. 15, no. 13, pp. 1322-1339, 2022.
[3] S. M. Hashemzadeh, V. Marzang, S. Pourjafar, and S. H. Hosseini, "An ultra high step-up dual-input single-output dc-dc converter based on coupled inductor," IEEE Trans. Ind. Electron., vol. 69, no. 11, pp. 11023-11034, 2021.
[4] S.-M. Chen, T.-J. Liang, L.-S. Yang, and J.-F. Chen, "A boost converter with capacitor multiplier and coupled inductor for ac module applications," IEEE Trans. Ind. Electron., vol. 60, no. 4, pp. 1503-1511, 2011.
[5] H. Shayeghi, S. Pourjafar, S. M. Hashemzadeh, and F. Blaabjerg, "A high efficiency soft-switched dc-dc converter with high voltage conversion ratio," Int. J. Circuit Theory Appl., vol. 49, no. 2, pp. 244-266, 2021.
[6] K.-B. Park, G.-W. Moon, and M.-J. Youn, "Nonisolated high step-up boost converter integrated with sepic converter," IEEE Trans. Power Electron., vol. 25, no. 9, pp. 2266-2275, 2010.
[7] S.-M. Chen, M.-L. Lao, Y.-H. Hsieh, T.-J. Liang, and K.-H. Chen, "A novel switched-coupled-inductor dc-dc step-up converter and its derivatives," IEEE Trans. Ind. Appl., vol. 51, no. 1, pp. 309-314, 2014.
[8] A. Samadian, S. M. Hashemzadeh, M. G. Marangalu, M. Maalandish, and S. H. Hosseini, "A new dual-input high step-up dc-dc converter with reduced switches stress and low
input current ripple," IET Power Electron., vol. 14, no. 9, pp. 1669-1683, 2021.
[9] A. Kumar and P. Sensarma, "Ripple-free input current high voltage gain dc-dc converters with coupled inductors," IEEE Trans. Power Electron., vol. 34, no. 4, pp. 3418-3428, 2018.
[10] T.-J. Liang, J.-H. Lee, S.-M. Chen, J.-F. Chen, and L.-S. Yang, "Novel isolated high-step-up dc-dc converter with voltage lift," IEEE Trans. Ind. Electron., vol. 60, no. 4, pp. 1483-1491, 2011.
[11] F. Sadaghati, H. Shayeghi, S. Pourjafar, and S. Hashemzadeh, "A high step-up transformer-less dc-dc converter with continuous input current," in 2020 11th Power Electron. Drive Syst. Technol. Conf. (PEDSTC), pp. 1-6, IEEE, 2020.
[12] H. Shayeghi, S. Pourjafar, and S. M. Hashemzadeh, "A switching capacitor based multi-port bidirectional dc-dc converter," IET Power Electron., vol. 14, no. 9, pp. 16221636, 2021.
[13] V. Marzang, S. M. Hashemzadeh, P. Alavi, A. KhoshkbarSadigh, S. H. Hosseini, and M. Z. Malik, "A modified triple-switch triple-mode high step-up dc-dc converter," IEEE Trans. Ind. Electron., vol. 69, no. 8, pp. 8015-8027, 2021.
[14] S. M. Hashemzadeh, S. H. Hosseini, E. Babaei, and M. Sabahi, "Design and modelling of a new three winding coupled inductor based high step-up dc-dc converter for renewable energy applications," IET Power Electron., vol. 15, no. 13, pp. 1322-1339, 2022.
[15] S. M. Hashemzadeh, E. Babaei, S. H. Hosseini, and M. Sabahi, "On this page," Int. Trans. Electr. Energy Syst., vol. 2, p. 3, 2022.
[16] S. Hou, J. Chen, T. Sun, and X. Bi, "Multi-input step-up converters based on the switched-diode-capacitor voltage accumulator," IEEE Trans. Power Electron., vol. 31, no. 1, pp. 381-393, 2015.
[17] G. Wu, X. Ruan, and Z. Ye, "Nonisolated high step-up dc-dc converters adopting switched-capacitor cell," IEEE Trans. Ind. Electron., vol. 62, no. 1, pp. 383-393, 2014.
[18] H.-K. Liao, T.-J. Liang, L.-S. Yang, and J.-F. Chen, "Noninverting buck-boost converter with interleaved technique for fuel-cell system," IET Power Electron., vol. 5, no. 8, pp. 1379-1388, 2012.
[19] K. Hwu and T. Peng, "A novel buck-boost converter combining ky and buck converters," IEEE Trans. Power

Electron., vol. 27, no. 5, pp. 2236-2241, 2011.
[20] K.-I. Hwu and W.-Z. Jiang, "Analysis, design and derivation of a two-phase converter," IET Power Electron., vol. 8, no. 10, pp. 1987-1995, 2015.
[21] M. A. Salvador, T. B. Lazzarin, and R. F. Coelho, "High stepup dc-dc converter with active switched-inductor and passive switched-capacitor networks," IEEE Trans. Ind. Electron., vol. 65, no. 7, pp. 5644-5654, 2017.
[22] J. C. Rosas-Caro, J. E. Valdez-Resendiz, J. C. MayoMaldonado, A. Alejo-Reyes, and A. Valderrabano-Gonzalez, "Quadratic buck-boost converter with positive output voltage and minimum ripple point design," IET Power Electron., vol. 11, no. 7, pp. 1306-1313, 2018.
[23] M. Maalandish, E. Babaei, P. Abolhasani, M. Gheisarnejad, and M.-H. Khooban, "Ultra high step-up soft-switching dc/dc converter using coupled inductor and interleaved technique," IET Power Electron., 2023.
[24] H. Shayeghi, S. Pourjafar, S. Hashemzadeh, and F. Sedaghati, "A dc-dc converter with high voltage conversion ratio recommended for renewable energy application," J. Oper. Autom. Power Eng., vol. 12, no. 3, pp. 186-194, 2024.
[25] A. Yaqoub Hamza and F. Jumaa, "A new transformerless dc-dc converter for renewable energy applications," J. Oper. Autom. Power Eng., vol. 12, no. 1, pp. 35-41, 2024.
[26] R. W. Erickson and D. Maksimovic, Fundamentals of power electronics. Springer Science \& Business Media, 2007.
[27] M. B. Meier, S. A. da Silva, A. A. Badin, E. F. R. Romaneli, and R. Gules, "Soft-switching high static gain dc-dc converter without auxiliary switches," IEEE Trans. Ind. Electron., vol. 65, no. 3, pp. 2335-2345, 2017.
[28] Y. Tang, D. Fu, J. Kan, and T. Wang, "Dual switches $\mathrm{dc} / \mathrm{dc}$ converter with three-winding-coupled inductor and charge pump," IEEE Trans. Power Electron., vol. 31, no. 1, pp. 461-469, 2015.
[29] M. Heidari, H. Farzanehfard, and M. Esteki, "A single-switch single-magnetic core high conversion ratio converter with low input current ripple and wide soft-switching range for photovoltaic applications," IEEE Trans. Power Electron., vol. 35, no. 7, pp. 7226-7234, 2019.
[30] F. Sedaghati and S. Pourjafar, "Analysis and implementation of a boost dc-dc converter with high voltage gain and continuous input current," IET Power Electron., vol. 13, no. 4, pp. 798-807, 2020.


[^0]:    Received: 02 Aug. 2023
    Revised: 12 Oct. 2023
    Accepted: 02 Nov. 2023
    *Corresponding author:
    E-mail: bagherinasim@yahoo.com (N. Bagheri)
    DOI: 10.22098/joape.2024.13391.2026
    Research Paper
    © 2024 University of Mohaghegh Ardabili. All rights reserved

